Additional Pin Descriptions
This commit is contained in:
@@ -1,132 +1,132 @@
|
|||||||
Number,Name,Type,Description
|
Number,Name,Type,Description,Note
|
||||||
2,FAN1_PWM,O,CPU fan PWM output
|
2,FAN1_PWM,O,CPU fan PWM output,SIO GP51
|
||||||
4,FAN1_TAC,I,CPU fan tachometer input
|
4,FAN1_TAC,I,CPU fan tachometer input,SIO GP52
|
||||||
6,TAN2_PWM,O,System fan PWM out
|
6,TAN2_PWM,O,System fan PWM out,SIO GP36
|
||||||
8,FAN2_TAC,I,System fan tachometer input
|
8,FAN2_TAC,I,System fan tachometer input,SIO GP37
|
||||||
10,SIO_UART_TX,O,SuperIO UART transmitter
|
10,SIO_UART_TX,O,SuperIO UART transmitter,SIO JP3
|
||||||
12,SIO_UART_RX,I,SuperIO UART receiver
|
12,SIO_UART_RX,I,SuperIO UART receiver,SIO GP41
|
||||||
14,GND,,
|
14,GND,,,
|
||||||
16,HSIO0_RX+,I,Differential signal input
|
16,HSIO0_RX+,I,Differential signal input,
|
||||||
18,HSIO0_RX-,I,Differential signal input
|
18,HSIO0_RX-,I,Differential signal input,
|
||||||
20,GND,,
|
20,GND,,,
|
||||||
22,HSIO1_RX+,I,Differential signal input
|
22,HSIO1_RX+,I,Differential signal input,
|
||||||
24,HSIO1_RX-,I,Differential signal input
|
24,HSIO1_RX-,I,Differential signal input,
|
||||||
26,GND,,
|
26,GND,,,
|
||||||
28,HSIO2_RX+,I,Differential signal input
|
28,HSIO2_RX+,I,Differential signal input,
|
||||||
30,HSIO2_RX-,I,Differential signal input
|
30,HSIO2_RX-,I,Differential signal input,
|
||||||
32,GND,,
|
32,GND,,,
|
||||||
34,HSIO3_RX+,I,Differential signal input
|
34,HSIO3_RX+,I,Differential signal input,
|
||||||
36,HSIO3_RX-,I,Differential signal input
|
36,HSIO3_RX-,I,Differential signal input,
|
||||||
38,GND,,
|
38,GND,,,
|
||||||
40,HSIO8_RX+,I,Differential signal input
|
40,HSIO8_RX+,I,Differential signal input,
|
||||||
42,HSIO8_RX-,I,Differential signal input
|
42,HSIO8_RX-,I,Differential signal input,
|
||||||
44,GND,,
|
44,GND,,,
|
||||||
46,HSIO9_RX+,I,Differential signal input
|
46,HSIO9_RX+,I,Differential signal input,
|
||||||
48,HSIO9_RX-,I,Differential signal input
|
48,HSIO9_RX-,I,Differential signal input,
|
||||||
50,GND,,
|
50,GND,,,
|
||||||
52,HSIO10_RX+,I,Differential signal input
|
52,HSIO10_RX+,I,Differential signal input,
|
||||||
54,HSIO10_RX-,I,Differential signal input
|
54,HSIO10_RX-,I,Differential signal input,
|
||||||
56,GND,,
|
56,GND,,,
|
||||||
58,HSIO11_RX+,I,Differential signal input
|
58,HSIO11_RX+,I,Differential signal input,
|
||||||
60,HSIO11_RX-,I,Differential signal input
|
60,HSIO11_RX-,I,Differential signal input,
|
||||||
62,GND,,
|
62,GND,,,
|
||||||
64,HSIO6_RX+,I,Differential signal input
|
64,HSIO6_RX+,I,Differential signal input,
|
||||||
66,HSIO6_RX-,I,Differential signal input
|
66,HSIO6_RX-,I,Differential signal input,
|
||||||
68,GND,,
|
68,GND,,,
|
||||||
70,USB2_P4,I/O,USB 2.0 differential signal
|
70,USB2_P4,I/O,USB 2.0 differential signal,
|
||||||
72,USB2_N4,I/O,USB 2.0 differential signal
|
72,USB2_N4,I/O,USB 2.0 differential signal,
|
||||||
74,GND,,
|
74,GND,,,
|
||||||
76,USB2_P7,I/O,USB 2.0 differential signal
|
76,USB2_P7,I/O,USB 2.0 differential signal,
|
||||||
78,USB2_N7,I/O,USB 2.0 differential signal
|
78,USB2_N7,I/O,USB 2.0 differential signal,
|
||||||
80,GND,,
|
80,GND,,,
|
||||||
82,USB2_P8,I/O,USB 2.0 differential signal
|
82,USB2_P8,I/O,USB 2.0 differential signal,
|
||||||
84,USB2_N8,I/O,USB 2.0 differential signal
|
84,USB2_N8,I/O,USB 2.0 differential signal,
|
||||||
86,GND,,
|
86,GND,,,
|
||||||
88,REFCLK3+,O,PCIe reference clock
|
88,REFCLK3+,O,PCIe reference clock,
|
||||||
90,REFCLK3-,O,PCIe reference clock
|
90,REFCLK3-,O,PCIe reference clock,
|
||||||
92,GND,,
|
92,GND,,,
|
||||||
94,REFCLK4+,O,PCIe reference clock
|
94,REFCLK4+,O,PCIe reference clock,
|
||||||
96,REFCLK4-,O,PCIe reference clock
|
96,REFCLK4-,O,PCIe reference clock,
|
||||||
98,GND,,
|
98,GND,,,
|
||||||
100,PCIECLK_REQ3#,I,REFCLK3 clock request function
|
100,PCIECLK_REQ3#,I,REFCLK3 clock request function,SoC GPP_D8
|
||||||
102,PCIECLK_REQ4#,I,REFCLK4 clock request function
|
102,PCIECLK_REQ4#,I,REFCLK4 clock request function,SoC GPP_H19
|
||||||
104,SMB_ALERT#,I,SMBus alert interrupt
|
104,SMB_ALERT#,I,SMBus alert interrupt,SoC GPP_C2
|
||||||
106,SMB_CLK,O,SMBus clock
|
106,SMB_CLK,O,SMBus clock,SoC GPP_C0
|
||||||
108,SMB_DATA,I/O,SMBus data
|
108,SMB_DATA,I/O,SMBus data,SoC GPP_C1
|
||||||
110,GND,,
|
110,GND,,,
|
||||||
112,USB2_P6,I/O,USB 2.0 differential signal
|
112,USB2_P6,I/O,USB 2.0 differential signal,
|
||||||
114,USB2_N6,I/O,USB 2.0 differential signal
|
114,USB2_N6,I/O,USB 2.0 differential signal,
|
||||||
116,GND,,
|
116,GND,,,
|
||||||
118,GPP_F16,I/O,"GPIO, functions defined by BIOS"
|
118,GPP_F16,I/O,"GPIO, functions defined by BIOS",
|
||||||
120,GPP_F15,I/O,"GPIO, functions defined by BIOS"
|
120,GPP_F15,I/O,"GPIO, functions defined by BIOS",
|
||||||
122,GPP_F14,I/O,"GPIO, functions defined by BIOS"
|
122,GPP_F14,I/O,"GPIO, functions defined by BIOS",
|
||||||
124,GPP_F13,I/O,"GPIO, functions defined by BIOS"
|
124,GPP_F13,I/O,"GPIO, functions defined by BIOS",
|
||||||
126,GPP_F12,I/O,"GPIO, functions defined by BIOS"
|
126,GPP_F12,I/O,"GPIO, functions defined by BIOS",
|
||||||
128,GPP_D0,I/O,"GPIO, functions defined by BIOS"
|
128,GPP_D0,I/O,"GPIO, functions defined by BIOS",
|
||||||
130,GPP_D1,I/O,"GPIO, functions defined by BIOS"
|
130,GPP_D1,I/O,"GPIO, functions defined by BIOS",
|
||||||
132,GPP_D2,I/O,"GPIO, functions defined by BIOS"
|
132,GPP_D2,I/O,"GPIO, functions defined by BIOS",
|
||||||
134,GPP_D3,I/O,"GPIO, functions defined by BIOS"
|
134,GPP_D3,I/O,"GPIO, functions defined by BIOS",
|
||||||
136,GND,,
|
136,GND,,,
|
||||||
138,SOC_UART2_TXD,O,SoC UART2 transmitter
|
138,SOC_UART2_TXD,O,SoC UART2 transmitter ,SoC GPP_F2
|
||||||
140,SOC_UART2_RXD,I,SoC UART2 receiver
|
140,SOC_UART2_RXD,I,SoC UART2 receiver ,SoC GPP_F1
|
||||||
142,I2C5_SCL,O,I2C5 clock
|
142,I2C5_SCL,O,I2C5 clock,SoC GPP_B17
|
||||||
144,I2C5_SDA,I/O,I2C5 data
|
144,I2C5_SDA,I/O,I2C5 data,SoC GPP_B16
|
||||||
KEY,KEY,KEY,KEY
|
KEY,KEY,KEY,KEY,
|
||||||
146,I2C4_SCL,O,I2C4 clock
|
146,I2C4_SCL,O,I2C4 clock,SoC GPP_H9
|
||||||
148,I2C4_SDA,I/O,I2C4 data
|
148,I2C4_SDA,I/O,I2C4 data,SoC GPP_H8
|
||||||
150,I2C3_SCL,O,I2C3 clock
|
150,I2C3_SCL,O,I2C3 clock,SoC GPP_B8
|
||||||
152,I2C3_SDA,I/O,I2C3 data
|
152,I2C3_SDA,I/O,I2C3 data,SoC GPP_B7
|
||||||
154,I2C2_SCL,O,I2C2 clock
|
154,I2C2_SCL,O,I2C2 clock,SoC GPP_B6
|
||||||
156,I2C2_SDA,I/O,I2C2 data
|
156,I2C2_SDA,I/O,I2C2 data,SoC GPP_B5
|
||||||
158,GND,,
|
158,GND,,,
|
||||||
160,I2S_MCLK,O,I2S main clock
|
160,I2S_MCLK,O,I2S main clock,SoC GPP_D19
|
||||||
162,I2S_SCLK,O,I2S bit clock
|
162,I2S_SCLK,O,I2S bit clock,SoC GPP_S0
|
||||||
164,I2S_SFRM,O,I2S word clock
|
164,I2S_SFRM,O,I2S word clock,SoC GPP_S1
|
||||||
166,I2S_TXD,O,I2S serial data transmitter
|
166,I2S_TXD,O,I2S serial data transmitter,SoC GPP_S2
|
||||||
168,I2S_RXD,I,I2S serial data receiver
|
168,I2S_RXD,I,I2S serial data receiver,SoC GPP_S3
|
||||||
170,GND,,
|
170,GND,,,
|
||||||
172,HDA_RST,O,HD Audio reset
|
172,HDA_RST,O,HD Audio reset,SoC GPP_R4
|
||||||
174,HDA_BCLK,O,HD Audio bit clock
|
174,HDA_BCLK,O,HD Audio bit clock,SoC GPP_R0
|
||||||
176,HDA_SYNC,O,HD Audio sync
|
176,HDA_SYNC,O,HD Audio sync,SoC GPP_R1
|
||||||
178,HDA_SDOUT,O,HD Audio serial data out
|
178,HDA_SDOUT,O,HD Audio serial data out,SoC GPP_R2
|
||||||
180,HDA_SDIN,I,HD Audio serial data in
|
180,HDA_SDIN,I,HD Audio serial data in,SoC GPP_R3
|
||||||
182,GND,,
|
182,GND,,,
|
||||||
184,CSI_D_CK+,I,MIPI CSI-2 Port D Clock
|
184,CSI_D_CK+,I,MIPI CSI-2 Port D Clock,
|
||||||
186,CSI_D_CK-,I,MIPI CSI-2 Port D Clock
|
186,CSI_D_CK-,I,MIPI CSI-2 Port D Clock,
|
||||||
188,GND,,
|
188,GND,,,
|
||||||
190,CSI_D_D1+,I,MIPI CSI-2 Port D Data Lane 1
|
190,CSI_D_D1+,I,MIPI CSI-2 Port D Data Lane 1,
|
||||||
192,CSI_D_D1-,I,MIPI CSI-2 Port D Data Lane 1
|
192,CSI_D_D1-,I,MIPI CSI-2 Port D Data Lane 1,
|
||||||
194,GND,,
|
194,GND,,,
|
||||||
196,CSI_D_D0+,I,MIPI CSI-2 Port D Data Lane 0
|
196,CSI_D_D0+,I,MIPI CSI-2 Port D Data Lane 0,
|
||||||
198,CSI_D_D0-,I,MIPI CSI-2 Port D Data Lane 0
|
198,CSI_D_D0-,I,MIPI CSI-2 Port D Data Lane 0,
|
||||||
200,GND,,
|
200,GND,,,
|
||||||
202,CSI_C_CK+,I,MIPI CSI-2 Port C Clock
|
202,CSI_C_CK+,I,MIPI CSI-2 Port C Clock,
|
||||||
204,CSI_C_CK-,I,MIPI CSI-2 Port C Clock
|
204,CSI_C_CK-,I,MIPI CSI-2 Port C Clock,
|
||||||
206,GND,,
|
206,GND,,,
|
||||||
208,CSI_C_D1+,I,MIPI CSI-2 Port C Data Lane 1
|
208,CSI_C_D1+,I,MIPI CSI-2 Port C Data Lane 1,
|
||||||
210,CSI_C_D1-,I,MIPI CSI-2 Port C Data Lane 1
|
210,CSI_C_D1-,I,MIPI CSI-2 Port C Data Lane 1,
|
||||||
212,GND,,
|
212,GND,,,
|
||||||
214,CSI_C_D0+,I,MIPI CSI-2 Port C Data Lane 0
|
214,CSI_C_D0+,I,MIPI CSI-2 Port C Data Lane 0,
|
||||||
216,CSI_C_D0-,I,MIPI CSI-2 Port C Data Lane 0
|
216,CSI_C_D0-,I,MIPI CSI-2 Port C Data Lane 0,
|
||||||
218,GND,,
|
218,GND,,,
|
||||||
220,TCP1_TXP0,O,TCP1 DP Lane 0/HDMI TMDS Data2
|
220,TCP1_TXP0,O,TCP1 DP Lane 0/HDMI TMDS Data2,
|
||||||
222,TCP1_TXN0,O,TCP1 DP Lane 0/HDMI TMDS Data2
|
222,TCP1_TXN0,O,TCP1 DP Lane 0/HDMI TMDS Data2,
|
||||||
224,GND,,
|
224,GND,,,
|
||||||
226,TCP1_TXRXP0,O,TCP1 DP Lane 1/HDMI TMDS Data1
|
226,TCP1_TXRXP0,O,TCP1 DP Lane 1/HDMI TMDS Data1,
|
||||||
228,TCP1_TXRXN0,O,TCP1 DP Lane 1/HDMI TMDS Data1
|
228,TCP1_TXRXN0,O,TCP1 DP Lane 1/HDMI TMDS Data1,
|
||||||
230,GND,,
|
230,GND,,,
|
||||||
232,TCP1_TXP1,O,TCP1 DP Lane 2/HDMI TMDS Data0
|
232,TCP1_TXP1,O,TCP1 DP Lane 2/HDMI TMDS Data0,
|
||||||
234,TCP1_TXN1,O,TCP1 DP Lane 2/HDMI TMDS Data0
|
234,TCP1_TXN1,O,TCP1 DP Lane 2/HDMI TMDS Data0,
|
||||||
236,GND,,
|
236,GND,,,
|
||||||
238,TCP1_TXRXP1,O,TCP1 DP Lane 3/HDMI TMDS Clock
|
238,TCP1_TXRXP1,O,TCP1 DP Lane 3/HDMI TMDS Clock,
|
||||||
240,TCP1_TXRXN1,O,TCP1 DP Lane 3/HDMI TMDS Clock
|
240,TCP1_TXRXN1,O,TCP1 DP Lane 3/HDMI TMDS Clock,
|
||||||
242,GND,,
|
242,GND,,,
|
||||||
244,TCP1_AUX_P,I/O,TCP1 DP Auxiliary channel
|
244,TCP1_AUX_P,I/O,TCP1 DP Auxiliary channel,
|
||||||
246,TCP1_AUX_N,I/O,TCP1 DP Auxiliary channel
|
246,TCP1_AUX_N,I/O,TCP1 DP Auxiliary channel,
|
||||||
248,GND,,
|
248,GND,,,
|
||||||
250,VDC,,Main power input 9~20V
|
250,VDC,,Main power input 9~20V,
|
||||||
252,VDC,,Main power input 9~20V
|
252,VDC,,Main power input 9~20V,
|
||||||
254,VDC,,Main power input 9~20V
|
254,VDC,,Main power input 9~20V,
|
||||||
256,VDC,,Main power input 9~20V
|
256,VDC,,Main power input 9~20V,
|
||||||
258,VDC,,Main power input 9~20V
|
258,VDC,,Main power input 9~20V,
|
||||||
260,VDC,,Main power input 9~20V
|
260,VDC,,Main power input 9~20V,
|
||||||
|
|||||||
|
@@ -1,132 +1,132 @@
|
|||||||
Number,Name,Type,Description
|
Number,Name,Type,Description,Note
|
||||||
1,PWRBTN#,I,"Power button, with integrated pull-up"
|
1,PWRBTN#,I,"Power button, with integrated pull-up",SIO PANSWH#
|
||||||
3,RSTBTN#,I,"Reset button, with integrated pull-up"
|
3,RSTBTN#,I,"Reset button, with integrated pull-up",SoC SYS_RESET#
|
||||||
5,SLS_S0,O,"Power statue, output high when S0(Working)"
|
5,SLS_S0,O,"Power statue, output high when S0(Working)",SIO PSON#
|
||||||
7,SLS_S3,O,"Power statue, output high when S0(Working), S3(Sleep)"
|
7,SLS_S3,O,"Power statue, output high when S0(Working), S3(Sleep)",SoC GPD5
|
||||||
9,TSENSE,I,NTC temperature sensor input
|
9,TSENSE,I,NTC temperature sensor input,SIO TMPIN2
|
||||||
11,GND,,
|
11,GND,,,
|
||||||
13,HSIO0_TX+,O,"Differential signal output, coupling capacitor required"
|
13,HSIO0_TX+,O,"Differential signal output, coupling capacitor required",
|
||||||
15,HSIO0_TX-,O,"Differential signal output, coupling capacitor required"
|
15,HSIO0_TX-,O,"Differential signal output, coupling capacitor required",
|
||||||
17,GND,,
|
17,GND,,,
|
||||||
19,HSIO1_TX+,O,"Differential signal output, coupling capacitor required"
|
19,HSIO1_TX+,O,"Differential signal output, coupling capacitor required",
|
||||||
21,HSIO1_TX-,O,"Differential signal output, coupling capacitor required"
|
21,HSIO1_TX-,O,"Differential signal output, coupling capacitor required",
|
||||||
23,GND,,
|
23,GND,,,
|
||||||
25,HSIO2_TX+,O,"Differential signal output, coupling capacitor required"
|
25,HSIO2_TX+,O,"Differential signal output, coupling capacitor required",
|
||||||
27,HSIO2_TX-,O,"Differential signal output, coupling capacitor required"
|
27,HSIO2_TX-,O,"Differential signal output, coupling capacitor required",
|
||||||
29,GND,,
|
29,GND,,,
|
||||||
31,HSIO3_TX+,O,"Differential signal output, coupling capacitor required"
|
31,HSIO3_TX+,O,"Differential signal output, coupling capacitor required",
|
||||||
33,HSIO3_TX-,O,"Differential signal output, coupling capacitor required"
|
33,HSIO3_TX-,O,"Differential signal output, coupling capacitor required",
|
||||||
35,GND,,
|
35,GND,,,
|
||||||
37,HSIO8_TX+,O,"Differential signal output, coupling capacitor required"
|
37,HSIO8_TX+,O,"Differential signal output, coupling capacitor required",
|
||||||
39,HSIO8_TX-,O,"Differential signal output, coupling capacitor required"
|
39,HSIO8_TX-,O,"Differential signal output, coupling capacitor required",
|
||||||
41,GND,,
|
41,GND,,,
|
||||||
43,HSIO9_TX+,O,"Differential signal output, coupling capacitor required"
|
43,HSIO9_TX+,O,"Differential signal output, coupling capacitor required",
|
||||||
45,HSIO9_TX-,O,"Differential signal output, coupling capacitor required"
|
45,HSIO9_TX-,O,"Differential signal output, coupling capacitor required",
|
||||||
47,GND,,
|
47,GND,,,
|
||||||
49,HSIO10_TX+,O,"Differential signal output, coupling capacitor required"
|
49,HSIO10_TX+,O,"Differential signal output, coupling capacitor required",
|
||||||
51,HSIO10_TX-,O,"Differential signal output, coupling capacitor required"
|
51,HSIO10_TX-,O,"Differential signal output, coupling capacitor required",
|
||||||
53,GND,,
|
53,GND,,,
|
||||||
55,HSIO11_TX+,O,"Differential signal output, coupling capacitor required"
|
55,HSIO11_TX+,O,"Differential signal output, coupling capacitor required",
|
||||||
57,HSIO11_TX-,O,"Differential signal output, coupling capacitor required"
|
57,HSIO11_TX-,O,"Differential signal output, coupling capacitor required",
|
||||||
59,GND,,
|
59,GND,,,
|
||||||
61,HSIO6_TX+,O,"Differential signal output, coupling capacitor required"
|
61,HSIO6_TX+,O,"Differential signal output, coupling capacitor required",
|
||||||
63,HSIO6_TX-,O,"Differential signal output, coupling capacitor required"
|
63,HSIO6_TX-,O,"Differential signal output, coupling capacitor required",
|
||||||
65,GND,,
|
65,GND,,,
|
||||||
67,USB2_P1-,I/O,USB 2.0 differential signal
|
67,USB2_P1-,I/O,USB 2.0 differential signal,
|
||||||
69,USB2_P1+,I/O,USB 2.0 differential signal
|
69,USB2_P1+,I/O,USB 2.0 differential signal,
|
||||||
71,GND,,
|
71,GND,,,
|
||||||
73,USB2_P2-,I/O,USB 2.0 differential signal
|
73,USB2_P2-,I/O,USB 2.0 differential signal,
|
||||||
75,USB2_P2+,I/O,USB 2.0 differential signal
|
75,USB2_P2+,I/O,USB 2.0 differential signal,
|
||||||
77,GND,,
|
77,GND,,,
|
||||||
79,USB2_P3-,I/O,USB 2.0 differential signal
|
79,USB2_P3-,I/O,USB 2.0 differential signal,
|
||||||
81,USB2_P3+,I/O,USB 2.0 differential signal
|
81,USB2_P3+,I/O,USB 2.0 differential signal,
|
||||||
83,GND,,
|
83,GND,,,
|
||||||
85,REFCLK0+,O,PCIe reference clock
|
85,REFCLK0+,O,PCIe reference clock,
|
||||||
87,REFCLK0-,O,PCIe reference clock
|
87,REFCLK0-,O,PCIe reference clock,
|
||||||
89,GND,,
|
89,GND,,,
|
||||||
91,REFCLK1+,O,PCIe reference clock
|
91,REFCLK1+,O,PCIe reference clock,
|
||||||
93,REFCLK1-,O,PCIe reference clock
|
93,REFCLK1-,O,PCIe reference clock,
|
||||||
95,GND,,
|
95,GND,,,
|
||||||
97,REFCLK2+,O,PCIe reference clock
|
97,REFCLK2+,O,PCIe reference clock,
|
||||||
99,REFCLK2-,O,PCIe reference clock
|
99,REFCLK2-,O,PCIe reference clock,
|
||||||
101,GND,,
|
101,GND,,,
|
||||||
103,WAKE#,I,Wake Mu when pull-down
|
103,WAKE#,I,Wake Mu when pull-down,SoC WAKE#
|
||||||
105,PLTRST#,O,Platform reset signal
|
105,PLTRST#,O,Platform reset signal,SoC GPP_B13
|
||||||
107,GND,,
|
107,GND,,,
|
||||||
109,USB2_P5-,I/O,USB 2.0 differential signal
|
109,USB2_P5-,I/O,USB 2.0 differential signal,
|
||||||
111,USB2_P5+,I/O,USB 2.0 differential signal
|
111,USB2_P5+,I/O,USB 2.0 differential signal,
|
||||||
113,GND,,
|
113,GND,,,
|
||||||
115,VBAT,,RTC battery input
|
115,VBAT,,RTC battery input,SoC VCCRTC
|
||||||
117,PROCHOT#,I,Overheat protect when pull-down
|
117,PROCHOT#,I,Overheat protect when pull-down,SoC PROCHOT#
|
||||||
119,GPP_E0,I/O,"GPIO, functions defined by BIOS"
|
119,GPP_E0,I/O,"GPIO, functions defined by BIOS",
|
||||||
121,GPP_A12,I/O,"GPIO, functions defined by BIOS"
|
121,GPP_A12,I/O,"GPIO, functions defined by BIOS",
|
||||||
123,GPP_B14,I/O,"GPIO, functions defined by BIOS"
|
123,GPP_B14,I/O,"GPIO, functions defined by BIOS",
|
||||||
125,GPP_B11,I/O,"GPIO, functions defined by BIOS"
|
125,GPP_B11,I/O,"GPIO, functions defined by BIOS",
|
||||||
127,TPM_IRQ,I,discrete TPM interrupt
|
127,TPM_IRQ,I,discrete TPM interrupt,SoC GPP_B4
|
||||||
129,USB_OC#,I,USB over current signal
|
129,USB_OC#,I,USB over current signal,SoC GPP_A16
|
||||||
131,SUSCLK,O,32.768kHz clock output
|
131,SUSCLK,O,32.768kHz clock output,SoC GPD8
|
||||||
133,BIOS_SEL#,I,BIOS select: pull-up: integrated ROM; pull-down: carrier ROM
|
133,BIOS_SEL#,I,BIOS select: pull-up: integrated ROM; pull-down: carrier ROM,
|
||||||
135,GND,,
|
135,GND,,,
|
||||||
137,UART0_RXD,I,SoC UART0 receiver
|
137,UART0_RXD,I,SoC UART0 receiver ,SoC GPP_H10
|
||||||
139,UART0_TXD,O,SoC UART0 transmitter
|
139,UART0_TXD,O,SoC UART0 transmitter ,SoC GPP_H11
|
||||||
141,UART1_RXD,I,SoC UART1 receiver
|
141,UART1_RXD,I,SoC UART1 receiver ,SoC GPP_D17
|
||||||
143,UART1_TXD,O,SoC UART1 transmitter
|
143,UART1_TXD,O,SoC UART1 transmitter ,SoC GPP_D18
|
||||||
KEY,KEY,KEY,KEY
|
KEY,KEY,KEY,KEY,
|
||||||
145,SML1_DATA,I/O,SMLink1 data
|
145,SML1_DATA,I/O,SMLink1 data,SoC GPP_C7
|
||||||
147,SML1_CLK,O,SMLink1 clock
|
147,SML1_CLK,O,SMLink1 clock,SoC GPP_C6
|
||||||
149,SML1_ALERT#,I,SMLink1 alert
|
149,SML1_ALERT#,I,SMLink1 alert,SoC GPP_B23
|
||||||
151,GND,,
|
151,GND,,,
|
||||||
153,SPI_IO3,I/O,"SPI interface, BIOS and dTPM specific"
|
153,SPI_IO3,I/O,"SPI interface, BIOS and dTPM specific",
|
||||||
155,SPI_CLK,O,"SPI interface, BIOS and dTPM specific"
|
155,SPI_CLK,O,"SPI interface, BIOS and dTPM specific",
|
||||||
157,SPI_CS2#,O,"SPI chip select, dTPM specific"
|
157,SPI_CS2#,O,"SPI chip select, dTPM specific",
|
||||||
159,SPI_MOSI/SPI_IO0,I/O,"SPI interface, BIOS and dTPM specific"
|
159,SPI_MOSI/SPI_IO0,I/O,"SPI interface, BIOS and dTPM specific",
|
||||||
161,SPI_IO2,I/O,"SPI interface, BIOS and dTPM specific"
|
161,SPI_IO2,I/O,"SPI interface, BIOS and dTPM specific",
|
||||||
163,SPI_MISO/SPI_IO1,I/O,"SPI interface, BIOS and dTPM specific"
|
163,SPI_MISO/SPI_IO1,I/O,"SPI interface, BIOS and dTPM specific",
|
||||||
165,SPI_CS#,O,"SPI chip select, BIOS ROM specific"
|
165,SPI_CS#,O,"SPI chip select, BIOS ROM specific",
|
||||||
167,GND,,
|
167,GND,,,
|
||||||
169,DDIB_DDC_SDA,I/O,DDIB HDMI display data channel data
|
169,DDIB_DDC_SDA,I/O,DDIB HDMI display data channel data,SoC GPP_H17
|
||||||
171,DDIB_DDC_SCL,O,DDIB HDMI display data channel clock
|
171,DDIB_DDC_SCL,O,DDIB HDMI display data channel clock,SoC GPP_H15
|
||||||
173,TCP1_DDC_SDA,I/O,TCP1 HDMI display data channel data
|
173,TCP1_DDC_SDA,I/O,TCP1 HDMI display data channel data,SoC GPP_E21
|
||||||
175,TCP1_DDC_SCL,O,TCP1 HDMI display data channel clock
|
175,TCP1_DDC_SCL,O,TCP1 HDMI display data channel clock,SoC GPP_E20
|
||||||
177,TCP0_DDC_SDA,I/O,TCP0 HDMI display data channel data
|
177,TCP0_DDC_SDA,I/O,TCP0 HDMI display data channel data,SoC GPP_E19
|
||||||
179,TCP0_DDC_SCL,O,TCP0 HDMI display data channel clock
|
179,TCP0_DDC_SCL,O,TCP0 HDMI display data channel clock,SoC GPP_E18
|
||||||
181,GND,,
|
181,GND,,,
|
||||||
183,DDIB_HPD,I,DDIB hot plug detect
|
183,DDIB_HPD,I,DDIB hot plug detect,GPP_A18
|
||||||
185,TCP1_HPD,I,TCP1 hot plug detect
|
185,TCP1_HPD,I,TCP1 hot plug detect,GPP_A20
|
||||||
187,TCP0_HPD,I,TCP0 hot plug detect
|
187,TCP0_HPD,I,TCP0 hot plug detect,GPP_A19
|
||||||
189,GND,,
|
189,GND,,,
|
||||||
191,DDIB_AUX-,I/O,DDIB DP Auxiliary channel
|
191,DDIB_AUX-,I/O,DDIB DP Auxiliary channel,
|
||||||
193,DDIB_AUX+,I/O,DDIB DP Auxiliary channel
|
193,DDIB_AUX+,I/O,DDIB DP Auxiliary channel,
|
||||||
195,GND,,
|
195,GND,,,
|
||||||
197,DDIB_TX3-,O,DDIB DP Lane 3/HDMI TMDS Clock
|
197,DDIB_TX3-,O,DDIB DP Lane 3/HDMI TMDS Clock,
|
||||||
199,DDIB_TX3+,O,DDIB DP Lane 3/HDMI TMDS Clock
|
199,DDIB_TX3+,O,DDIB DP Lane 3/HDMI TMDS Clock,
|
||||||
201,GND,,
|
201,GND,,,
|
||||||
203,DDIB_TX2-,O,DDIB DP Lane 2/HDMI TMDS Data0
|
203,DDIB_TX2-,O,DDIB DP Lane 2/HDMI TMDS Data0,
|
||||||
205,DDIB_TX2+,O,DDIB DP Lane 2/HDMI TMDS Data0
|
205,DDIB_TX2+,O,DDIB DP Lane 2/HDMI TMDS Data0,
|
||||||
207,GND,,
|
207,GND,,,
|
||||||
209,DDIB_TX1-,O,DDIB DP Lane 1/HDMI TMDS Data1
|
209,DDIB_TX1-,O,DDIB DP Lane 1/HDMI TMDS Data1,
|
||||||
211,DDIB_TX1+,O,DDIB DP Lane 1/HDMI TMDS Data1
|
211,DDIB_TX1+,O,DDIB DP Lane 1/HDMI TMDS Data1,
|
||||||
213,GND,,
|
213,GND,,,
|
||||||
215,DDIB_TX0-,O,DDIB DP Lane 0/HDMI TMDS Data2
|
215,DDIB_TX0-,O,DDIB DP Lane 0/HDMI TMDS Data2,
|
||||||
217,DDIB_TX0+,O,DDIB DP Lane 0/HDMI TMDS Data2
|
217,DDIB_TX0+,O,DDIB DP Lane 0/HDMI TMDS Data2,
|
||||||
219,GND,,
|
219,GND,,,
|
||||||
221,TCP0_AUX-,I/O,TCP0 DP Auxiliary channel
|
221,TCP0_AUX-,I/O,TCP0 DP Auxiliary channel,
|
||||||
223,TCP0_AUX+,I/O,TCP0 DP Auxiliary channel
|
223,TCP0_AUX+,I/O,TCP0 DP Auxiliary channel,
|
||||||
225,GND,,
|
225,GND,,,
|
||||||
227,TCP0_TXRX1-,O,TCP0 DP Lane 3/HDMI TMDS Clock
|
227,TCP0_TXRX1-,O,TCP0 DP Lane 3/HDMI TMDS Clock,
|
||||||
229,TCP0_TXRX1+,O,TCP0 DP Lane 3/HDMI TMDS Clock
|
229,TCP0_TXRX1+,O,TCP0 DP Lane 3/HDMI TMDS Clock,
|
||||||
231,GND,,
|
231,GND,,,
|
||||||
233,TCP0_TX1-,O,TCP0 DP Lane 2/HDMI TMDS Data0
|
233,TCP0_TX1-,O,TCP0 DP Lane 2/HDMI TMDS Data0,
|
||||||
235,TCP0_TX1+,O,TCP0 DP Lane 2/HDMI TMDS Data0
|
235,TCP0_TX1+,O,TCP0 DP Lane 2/HDMI TMDS Data0,
|
||||||
237,GND,,
|
237,GND,,,
|
||||||
239,TCP0_TXRX0-,O,TCP0 DP Lane 1/HDMI TMDS Data1
|
239,TCP0_TXRX0-,O,TCP0 DP Lane 1/HDMI TMDS Data1,
|
||||||
241,TCP0_TXRX0+,O,TCP0 DP Lane 1/HDMI TMDS Data1
|
241,TCP0_TXRX0+,O,TCP0 DP Lane 1/HDMI TMDS Data1,
|
||||||
243,GND,,
|
243,GND,,,
|
||||||
245,TCP0_TX0-,O,TCP0 DP Lane 0/HDMI TMDS Data2
|
245,TCP0_TX0-,O,TCP0 DP Lane 0/HDMI TMDS Data2,
|
||||||
247,TCP0_TX0+,O,TCP0 DP Lane 0/HDMI TMDS Data2
|
247,TCP0_TX0+,O,TCP0 DP Lane 0/HDMI TMDS Data2,
|
||||||
249,GND,,
|
249,GND,,,
|
||||||
251,VIN,,Main power input 9~20V
|
251,VIN,,Main power input 9~20V,
|
||||||
253,VIN,,Main power input 9~20V
|
253,VIN,,Main power input 9~20V,
|
||||||
255,VIN,,Main power input 9~20V
|
255,VIN,,Main power input 9~20V,
|
||||||
257,VIN,,Main power input 9~20V
|
257,VIN,,Main power input 9~20V,
|
||||||
259,VIN,,Main power input 9~20V
|
259,VIN,,Main power input 9~20V,
|
||||||
|
|||||||
|
Reference in New Issue
Block a user